Characterization of multilayer gate stacks by multi-phonon transient trap spectroscopy

Research output: Contribution to book/Conference proceedings/Anthology/ReportConference contributionContributedpeer-review

Contributors

  • J. Ocker - , NaMLab - Nanoelectronic materials laboratory gGmbH (Author)
  • S. Slesazeck - , NaMLab - Nanoelectronic materials laboratory gGmbH (Author)
  • T. Mikolajick - , Chair of Nanoelectronics, NaMLab - Nanoelectronic materials laboratory gGmbH (Author)

Abstract

An improved model for charge injection via inelastic tunneling in multilayer gate stacks is used to extract the trap distribution in the band gap of silicon nitride based nonvolatile memories. The new model allows the extraction of the trap distribution from program and discharge transients. We show that the trap distribution in the interface region of the gate stack has a large influence on the discharge behavior. The determined trap distribution is compared to the elastic TSCIS extraction method. Our model enables the simulation of discharge transients directly after program stress.

Details

Original languageEnglish
Title of host publication2013 IEEE International Semiconductor Conference Dresden - Grenoble
ISBN (electronic)978-1-4799-1251-3, 978-1-4799-1250-6 (CD)
Publication statusPublished - 2013
Peer-reviewedYes

Publication series

SeriesInternational Semiconductor Conference Dresden (ISCDG)

Conference

Title2013 IEEE International Semiconductor Conference Dresden - Grenoble: Technology, Design, Packaging, Simulation and Test, ISCDG 2013
Duration26 - 27 September 2013
CityDresden
CountryGermany

External IDs

ORCID /0000-0003-3814-0378/work/142256306

Keywords

ASJC Scopus subject areas