Characterization of multilayer gate stacks by multi-phonon transient trap spectroscopy
Research output: Contribution to book/Conference proceedings/Anthology/Report › Conference contribution › Contributed › peer-review
Contributors
Abstract
An improved model for charge injection via inelastic tunneling in multilayer gate stacks is used to extract the trap distribution in the band gap of silicon nitride based nonvolatile memories. The new model allows the extraction of the trap distribution from program and discharge transients. We show that the trap distribution in the interface region of the gate stack has a large influence on the discharge behavior. The determined trap distribution is compared to the elastic TSCIS extraction method. Our model enables the simulation of discharge transients directly after program stress.
Details
Original language | English |
---|---|
Title of host publication | 2013 IEEE International Semiconductor Conference Dresden - Grenoble |
ISBN (electronic) | 978-1-4799-1251-3, 978-1-4799-1250-6 (CD) |
Publication status | Published - 2013 |
Peer-reviewed | Yes |
Publication series
Series | International Semiconductor Conference Dresden (ISCDG) |
---|
Conference
Title | 2013 IEEE International Semiconductor Conference Dresden - Grenoble: Technology, Design, Packaging, Simulation and Test, ISCDG 2013 |
---|---|
Duration | 26 - 27 September 2013 |
City | Dresden |
Country | Germany |
External IDs
ORCID | /0000-0003-3814-0378/work/142256306 |
---|