Select device disturb phenomenon in TANOS NAND flash memories
Research output: Contribution to journal › Research article › Contributed › peer-review
Contributors
Abstract
This letter investigates a new select device disturb phenomenon in TANOS NAND flash memories. Since NAND string select devices contain the same charge trap (CT) stack as the memory cells, they are, in principle, programmable. We observe a select threshold voltage increase during cycling of the cell array. This disturb is caused by electron injection from the outermost wordline into the CT layer of the select devices under the erase condition. The increasing select threshold voltage leads to a reduced string current and, finally, to read fails of the NAND string. The mechanism is evaluated by means of electrical measurements and field simulations. Several options to overcome this issue are proposed.
Details
Original language | English |
---|---|
Pages (from-to) | 568-570 |
Number of pages | 3 |
Journal | IEEE electron device letters |
Volume | 30 |
Issue number | 5 |
Publication status | Published - 2009 |
Peer-reviewed | Yes |
Externally published | Yes |
External IDs
ORCID | /0000-0003-3814-0378/work/155840908 |
---|
Keywords
ASJC Scopus subject areas
Keywords
- Charge trap (CT), Cycling, Disturb, Erase, NAND, Nonvolatile memory devices, Select device