Practical resource constraints for online synthesis
Research output: Contribution to book/Conference proceedings/Anthology/Report › Conference contribution › Contributed › peer-review
Contributors
Abstract
Future chip technologies will change the way we deal with hardware design. First of all, logic resources will be available in vast amount. Furthermore, engineering specialized designs for particular applications will no longer be the general approach as the non recurring expenses will grow tremendously. Reconfigurable logic in the form of FPGAs and CGRAs has often been promoted as a solution to these problems. We believe that online synthesis that takes place during the execution of an application is one way to broaden the applicability of reconfigurable architectures as no expert knowledge of synthesis and technologies is required. In this paper we show that even a moderate amount of reconfigurable resources is sufficient to speed up applications considerably.
Details
| Original language | English |
|---|---|
| Title of host publication | Proceedings of the 5th International Workshop on Reconfigurable Communication-Centric Systems on Chip 2010, ReCoSoC 2010 |
| Pages | 51-58 |
| Number of pages | 8 |
| Publication status | Published - 2010 |
| Peer-reviewed | Yes |
Publication series
| Series | KIT scientific reports |
|---|---|
| Volume | 7551 |
| ISSN | 1869-9669 |
Conference
| Title | 5th International Workshop on Reconfigurable Communication-Centric Systems on Chip 2010, ReCoSoC 2010 |
|---|---|
| Duration | 17 - 19 May 2010 |
| City | Karlsruhe |
| Country | Germany |
Keywords
ASJC Scopus subject areas
Keywords
- Adaptive computing, Amidar, Cgra, Online synthesis, Reconfigurable architecture