Practical resource constraints for online synthesis

Research output: Contribution to book/Conference proceedings/Anthology/ReportConference contributionContributedpeer-review

Contributors

Abstract

Future chip technologies will change the way we deal with hardware design. First of all, logic resources will be available in vast amount. Furthermore, engineering specialized designs for particular applications will no longer be the general approach as the non recurring expenses will grow tremendously. Reconfigurable logic in the form of FPGAs and CGRAs has often been promoted as a solution to these problems. We believe that online synthesis that takes place during the execution of an application is one way to broaden the applicability of reconfigurable architectures as no expert knowledge of synthesis and technologies is required. In this paper we show that even a moderate amount of reconfigurable resources is sufficient to speed up applications considerably.

Details

Original languageEnglish
Title of host publicationProceedings of the 5th International Workshop on Reconfigurable Communication-Centric Systems on Chip 2010, ReCoSoC 2010
Pages51-58
Number of pages8
Publication statusPublished - 2010
Peer-reviewedYes

Publication series

SeriesKIT scientific reports
Volume7551
ISSN1869-9669

Conference

Title5th International Workshop on Reconfigurable Communication-Centric Systems on Chip 2010, ReCoSoC 2010
Duration17 - 19 May 2010
CityKarlsruhe
CountryGermany

Keywords

Keywords

  • Adaptive computing, Amidar, Cgra, Online synthesis, Reconfigurable architecture