A 1.6 GS/s Direct Digital Frequency Synthesizer with an Interleaved CS-DAC Layout Structure

Research output: Contribution to book/Conference proceedings/Anthology/ReportConference contributionContributedpeer-review

Abstract

An improved layout structure for current-steering (CS) digital-to-analog converters (DACs) is proposed which mitigates the frequency dependent signal degradations due to well-known parasitic capacitive effects. The presented structure is enabled by means of a comprehensive balanced clock and output network. As a proof-of-concept, a 1.6 GHz direct digital frequency synthesizer (DDFS) is presented comprising a 14 bit digital synthesis logic and a 12 bit current steering DAC. It is capable of producing sinusoidal waveforms with frequencies up to 800 MHz and a minimum frequency tuning step of 45.8 kHz. A high output power of 1.6 mW has been achieved at low power consumption of only 250 mW and a good spurious free dynamic range (SFDR) greater than 40 dBc.

Details

Original languageEnglish
Title of host publicationGeMIC 2020 - Proceedings of the 2020 German Microwave Conference
PublisherInstitute of Electrical and Electronics Engineers Inc.
Pages232-235
Number of pages4
ISBN (electronic)9783982039718
Publication statusPublished - Mar 2020
Peer-reviewedYes

Conference

Title2020 German Microwave Conference, GeMIC 2020
Duration9 - 11 March 2020
CityCottbus
CountryGermany

Keywords

Keywords

  • Current-Steering DAC, Direct Digital Frequency Synthesis