A compact MOSFET breakdown model for optimization of gate coupled esd protection circuits

Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/GutachtenBeitrag in KonferenzbandBeigetragenBegutachtung

Beitragende

  • V. Vassilev - , Interuniversitair Micro-Elektronica Centrum (Autor:in)
  • G. Groeseneken - , Interuniversitair Micro-Elektronica Centrum (Autor:in)
  • K. Bock - , Professur für Aufbau- und Verbindungstechnik der Elektronik, Interuniversitair Micro-Elektronica Centrum (Autor:in)
  • H. E. Maes - , Interuniversitair Micro-Elektronica Centrum (Autor:in)

Abstract

Compact transistor models valid in the bias range of Electro Static Discharge (ESD) puises are needed for optimization of the designed protection circuits. We describe a general electrical breakdown MOSFET model applicable for gate coupled ESD protection optimization and a suitable physically based parameters extraction methodology. The model shows good agreement with the static experimental data. The usability of the model is demonstrated by simulation of a basic protection circuit used in a bidirectional CMOS I/O cell.

Details

OriginalspracheEnglisch
TitelESSDERC 1999 - Proceeding of the 29th European Solid-State Device Research Conference
Redakteure/-innenR.P. Mertens, H. Grunbacher, H.E. Maes, G. Declerck
Herausgeber (Verlag)IEEE Computer Society
Seiten600-603
Seitenumfang4
ISBN (elektronisch)2863322451, 9782863322451
PublikationsstatusVeröffentlicht - 1999
Peer-Review-StatusJa

Publikationsreihe

ReiheEuropean Solid-State Device Research Conference
Band13-15 Sept. 1999
ISSN1930-8876

Konferenz

Titel29th European Solid-State Device Research Conference, ESSDERC 1999
Dauer13 - 15 September 1999
StadtLeuven
LandBelgien

Externe IDs

ORCID /0000-0002-0757-3325/work/139064980