A compact MOSFET breakdown model for optimization of gate coupled esd protection circuits
Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/Gutachten › Beitrag in Konferenzband › Beigetragen › Begutachtung
Beitragende
Abstract
Compact transistor models valid in the bias range of Electro Static Discharge (ESD) puises are needed for optimization of the designed protection circuits. We describe a general electrical breakdown MOSFET model applicable for gate coupled ESD protection optimization and a suitable physically based parameters extraction methodology. The model shows good agreement with the static experimental data. The usability of the model is demonstrated by simulation of a basic protection circuit used in a bidirectional CMOS I/O cell.
Details
| Originalsprache | Englisch |
|---|---|
| Titel | ESSDERC 1999 - Proceeding of the 29th European Solid-State Device Research Conference |
| Redakteure/-innen | R.P. Mertens, H. Grunbacher, H.E. Maes, G. Declerck |
| Herausgeber (Verlag) | IEEE Computer Society |
| Seiten | 600-603 |
| Seitenumfang | 4 |
| ISBN (elektronisch) | 2863322451, 9782863322451 |
| Publikationsstatus | Veröffentlicht - 1999 |
| Peer-Review-Status | Ja |
Publikationsreihe
| Reihe | European Conference on Solid-State Device Research (ESSDERC) |
|---|---|
| ISSN | 1930-8876 |
Konferenz
| Titel | 29th European Solid-State Device Research Conference, ESSDERC 1999 |
|---|---|
| Dauer | 13 - 15 September 1999 |
| Stadt | Leuven |
| Land | Belgien |
Externe IDs
| ORCID | /0000-0002-0757-3325/work/139064980 |
|---|