High-throughput and low-power architectures for reed solomon decoder

Research output: Contribution to book/Conference proceedings/Anthology/ReportConference contributionContributedpeer-review

Contributors

  • Akash Kumar - , Eindhoven University of Technology (Author)
  • Sergei Sawitzki - , Koninklijke Philips N.V. (Author)

Abstract

This paper presents a uniform comparison between various algorithms and architectures used for Reed Solomon (RS) decoder. For each design option, a detailed hardware analysis is provided, in terms of gate count, latency and critical path delay. A new low-power syndrome computation is proposed in the paper. Dual-line architecture of modified Berlekamp Massey algorithm was chosen for Ultra Wide-band (UWB) as an application example. The results obtained are very encouraging both in terms of silicon area and power. A detailed analysis of results is presented and they are also compared with other published industrial and academic designs.

Details

Original languageEnglish
Title of host publicationConference Record of The Thirty-Ninth Asilomar Conference on Signals, Systems and Computers
Pages990-994
Number of pages5
Publication statusPublished - 2005
Peer-reviewedYes
Externally publishedYes

Conference

Title39th Asilomar Conference on Signals, Systems and Computers
Duration28 October - 1 November 2005
CityPacific Grove, CA
CountryUnited States of America

Keywords