Design and simulated annealing optimization of a static comparator for low-power high-speed CMOS VLSI

Research output: Contribution to book/conference proceedings/anthology/reportConference contributionContributedpeer-review

Contributors

  • B. Kheradmand-Boroujeni - , University of Tehran (Author)
  • K. Shojaee - , University of Tehran (Author)
  • A. Afzali-Kusha - , University of Tehran (Author)

Abstract

In this work, we present a new architecture for designing static low-power high-speed comparators based on tristate buffers. The delay of this structure is a logarithmic function of the fan-in. With a minor modification, the circuit can be optimized for high speed or low power operation. The performance of the circuit has also been optimized using simulated annealing method. To assess the efficiency of the comparators, they have been simulated in a 100nm CMOS technology. The results for VDD = 1V show a maximum delay of 302ps (570ps) and a power consumption of 614μw (150μw) for a 64 bit high-speed (low-power) comparator at 2GHz. Compared to a conventional tree comparator, the high-speed (low-power) circuits show a 9 (10) times better energy delay product (EDP).

Details

Original languageEnglish
Title of host publicationInternational Conference on Microelectronics (ICM) 2005
Pages355-359
Number of pages5
Publication statusPublished - Dec 2005
Peer-reviewedYes
Externally publishedYes

Conference

TitleInternational Conference on Microelectronics 2005
Abbreviated titleICM 2005
Conference number17
Duration13 - 15 December 2005
CityIslamabad
CountryPakistan

External IDs

Scopus 33847121684

Keywords

Research priority areas of TU Dresden