A $V$ -Band 2-Gb/s 6.5-dBm Low-Power Transmitter in CMOS With On-Chip Antenna and Consumption Adaptivity Down to 700 nW

Research output: Contribution to journalResearch articleContributedpeer-review

Abstract

This article presents and investigates a $V$ -band transmitter (TX) for low-power wireless communication supporting on–off keying (OOK) and four-/eight-level pulse amplitude modulation (PAM4/8). To prove the concept, the circuit is implemented in a 22-nm fully depleted silicon-on-insulator (FD-SOI) complementary metal oxide semiconductor (CMOS) technology. The TX consumes 11.7 mW at full speed. Furthermore, the TX supports low-power mode with as low as 700 nW of dc power. The maximum data rate is 2 Gb/s. By applying dynamic data rate to dc-power adaptivity (DDDA), the dc power can be significantly reduced as the data rates decreases. This maintains the energy-per-bit below 10 pJ/b for data rates greater than 100 kb/s with a best value of 3.9 pJ/b and allows the dc power to be greatly reduced down to 700 nW at data rates below 20 kb/s. The measured maximum transmission power is 6.5 dBm. Moreover, the TX achieves 10-dBm effective isotropic radiated power (EIRP) with an on-chip 3-D antenna. The core area of the TX is only 0.19 mm $^2 $ . To the best knowledge of the authors, the proposed TX is the first reported TX with DDDA and achieves the lowest dc power in comparison to similar designs that have been reported to date.

Details

Original languageEnglish
Article number10669607
Pages (from-to)0-1
Number of pages2
JournalIEEE journal of solid-state circuits
VolumePP
Issue number99
Publication statusPublished - 2024
Peer-reviewedYes

External IDs

Scopus 85204240400
ORCID /0000-0001-6778-7846/work/171064513
ORCID /0000-0003-1319-0870/work/171065045
ORCID /0000-0002-8565-9669/work/171065128

Keywords

Keywords

  • Logic gates, Power amplifiers, Power harmonic filters, System-on-chip, Voltage-controlled oscillators, Wireless communication, Wireless sensor networks