Routing in Multi-Chip Platforms with Hybrid Interconnects

Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/GutachtenBeitrag in KonferenzbandBeigetragenBegutachtung

Abstract

To scale the performance of multi-processor systems, hierarchical architectures with hybrid interconnects are commonly employed. However, accurately predicting performance and energy consumption in such systems is challenging due to the vast design space resulting from numerous task mapping and routing strategies. This letter presents an overview of a three-dimensional architecture for a multi-chip platform with hybrid connections. It highlights various types of inter-core communication within the architecture and the associated routing techniques. To assess its performance in terms of energy consumption and the utilization of different interconnects, we employ a nearestneighbor (NN)-based online task mapping policy for allocating various applications. Overall, this platform could also be applied to other multiprocessor system-on-chip (MPSoC) architectures that utilize hybrid connections.

Details

OriginalspracheEnglisch
TitelProceedings - 2025 IEEE 18th International Symposium on Embedded Multicore/Many-core Systems-on-Chip, MCSoC 2025
Herausgeber (Verlag)Institute of Electrical and Electronics Engineers (IEEE)
Seiten282-288
Seitenumfang7
ISBN (elektronisch)979-8-3315-6571-8
ISBN (Print)979-8-3315-6572-5
PublikationsstatusVeröffentlicht - Dez. 2025
Peer-Review-StatusJa

Publikationsreihe

ReiheIEEE International Symposium on Embedded Multicore Socs (MCSoC)
ISSN2771-3067

Konferenz

Titel18th International Symposium on Embedded Multicore/Many-core Systems-on-Chip
KurztitelMCSoC 2025
Veranstaltungsnummer18
Dauer15 - 18 Dezember 2025
Webseite
OrtNewcastle Australia Institute of Higher Education & Online
StadtSingapore
LandSingapur

Schlagworte

Schlagwörter

  • hybrid interconnects, Multiprocessor system-on-chip (MPSoC), optical links, routing, wireless links