Hot carrier degradation modeling of short-channel n-FinFETs suitable for circuit simulators
Publikation: Beitrag in Fachzeitschrift › Forschungsartikel › Beigetragen › Begutachtung
Beitragende
Abstract
The hot-carrier (HC) degradation of short-channel n-FinFETs is investigated. The experiments indicate that interface trap generation over the entire channel length, which is enhanced near the drain region, is the main degradation mechanism. The relation of the hot-carrier degradation with stress time, channel length, fin width and bias stress voltages at the drain and gate electrodes is presented. A HC degradation compact model is proposed, which is experimentally verified. The good accuracy of the degradation model makes it suitable for implementation in circuit simulation tools. The impact of the hot-carriers on a CMOS inverter is simulated using HSPICE.
Details
Originalsprache | Englisch |
---|---|
Seiten (von - bis) | 10-16 |
Seitenumfang | 7 |
Fachzeitschrift | Microelectronics Reliability |
Jahrgang | 56 |
Publikationsstatus | Veröffentlicht - 1 Jan. 2016 |
Peer-Review-Status | Ja |
Schlagworte
ASJC Scopus Sachgebiete
Schlagwörter
- Circuit aging, Degradation model, FinFET, Hot-carriers