Hot carrier degradation modeling of short-channel n-FinFETs suitable for circuit simulators

Publikation: Beitrag in FachzeitschriftForschungsartikelBeigetragenBegutachtung

Beitragende

  • Ioannis Messaris - , Professur für Grundlagen der Elektrotechnik (GE) (Autor:in)
  • T. A. Karatsori - , Aristotle University of Thessaloniki, Université Grenoble Alpes (Autor:in)
  • N. Fasarakis - , Aristotle University of Thessaloniki (Autor:in)
  • C. G. Theodorou - , Aristotle University of Thessaloniki, Université Grenoble Alpes (Autor:in)
  • S. Nikolaidis - , Aristotle University of Thessaloniki (Autor:in)
  • G. Ghibaudo - , Université Grenoble Alpes (Autor:in)
  • C. A. Dimitriadis - , Aristotle University of Thessaloniki (Autor:in)

Abstract

The hot-carrier (HC) degradation of short-channel n-FinFETs is investigated. The experiments indicate that interface trap generation over the entire channel length, which is enhanced near the drain region, is the main degradation mechanism. The relation of the hot-carrier degradation with stress time, channel length, fin width and bias stress voltages at the drain and gate electrodes is presented. A HC degradation compact model is proposed, which is experimentally verified. The good accuracy of the degradation model makes it suitable for implementation in circuit simulation tools. The impact of the hot-carriers on a CMOS inverter is simulated using HSPICE.

Details

OriginalspracheEnglisch
Seiten (von - bis)10-16
Seitenumfang7
FachzeitschriftMicroelectronics Reliability
Jahrgang56
PublikationsstatusVeröffentlicht - 1 Jan. 2016
Peer-Review-StatusJa