Design For Agility: A Modular Reconfigurable Platform for Heterogeneous Many-Core Architectures
Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/Gutachten › Beitrag in Konferenzband › Beigetragen › Begutachtung
Beitragende
Abstract
Reconfigurable many-core computing platforms are gaining increasing attention for cloud and edge computing because of their high degree of scalability as well as flexibility. Heterogeneous many-core architectures provide more computing capabilities for domain-specific and general-purpose applications. However, bringing heterogeneous and custom computing elements together increases on-chip communication and run-time management complexities. This leads to growing design time and development cost, in addition to lack of platform re-usability. The scope of this PhD work is the design of a modifiable and modular hardware platform that provides a high degree of agility to change types or specifications of computing elements at design and run-time to achieve the best performance for different application demands using the same platform components. Different acceleration strategies and memory hierarchies are supported. In this paper, the proposed platform, preliminary results, and evaluation are presented targeting FPGAs. Finally, planned and future works are highlighted.
Details
Originalsprache | Englisch |
---|---|
Titel | Proceedings - 2021 31st International Conference on Field-Programmable Logic and Applications, FPL 2021 |
Herausgeber (Verlag) | IEEE Xplore |
Seiten | 265-266 |
Seitenumfang | 2 |
ISBN (elektronisch) | 978-1-6654-3759-2 |
ISBN (Print) | 978-1-6654-4243-5 |
Publikationsstatus | Veröffentlicht - 2021 |
Peer-Review-Status | Ja |
Publikationsreihe
Reihe | International Conference on Field Programmable Logic and Applications (FPL) |
---|---|
ISSN | 1946-147X |
Konferenz
Titel | 2021 31st International Conference on Field Programmable Logic and Applications |
---|---|
Kurztitel | FPL 2021 |
Veranstaltungsnummer | 31 |
Dauer | 30 August - 3 September 2021 |
Ort | online |
Stadt | Dresden |
Land | Deutschland |
Externe IDs
Scopus | 85125803094 |
---|---|
ORCID | /0000-0003-2571-8441/work/142240584 |
Mendeley | cdb950ac-ce8a-380c-9507-e779e2a4773d |
Schlagworte
Forschungsprofillinien der TU Dresden
DFG-Fachsystematik nach Fachkollegium
ASJC Scopus Sachgebiete
Schlagwörter
- FPGAs, Field programmable gate arrays (FPGA), Many-core architecture, Reconfigurable computing