A fast lock-in ultra low-voltage ADPLL clock generator with adaptive body biasing in 22nm FDSOI technology

Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/GutachtenBeitrag in KonferenzbandBeigetragenBegutachtung

Beitragende

Abstract

Systems on Chip forthe Internet of Things require fast-locking and robust clock generators to maximize theef-fectiveness of power management techniques suchas Dynamic Voltage and Frequency Scaling and duty-cycling. We present an ADPLL clock generator based onafully digital DCO architecture withan inherently linear and offset-free tuning characteristic that allowsfast lock-in within three and frequency changes during operation within two reference cycles. Measurements from a testchip in 22nm FDSOI CMOS technology show operation from 0.4to0.8V and 20to790 MHz. At0.5V,only107 JIW are consumed to generate a100 MHz clockwith59psRMS period jitter. Adaptive Body Biasing improves the jitter performance by upto40 % through compensation ofPVT variation.

Details

OriginalspracheEnglisch
Titel2019 IEEE International Symposium on Circuits and Systems, ISCAS 2019 - Proceedings
Herausgeber (Verlag)Institute of Electrical and Electronics Engineers Inc.
ISBN (elektronisch)978-1-7281-0397-6
PublikationsstatusVeröffentlicht - 2019
Peer-Review-StatusJa

Publikationsreihe

ReiheProceedings - IEEE International Symposium on Circuits and Systems
Band2019-May
ISSN0271-4310

Konferenz

TitelIEEE International Symposium on Circuits and Systems 2019
KurztitelISCAS 2019
Dauer26 - 29 Mai 2019
StadtSapporo
LandJapan

Schlagworte

ASJC Scopus Sachgebiete

Schlagwörter

  • DCO, DVFS, PLL, SoC