Multi-directional error correction schemes for SRAM-based FPGAs

Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/GutachtenBeitrag in KonferenzbandBeigetragenBegutachtung

Beitragende

  • Shyamsundar Venkataraman - , National University of Singapore (Autor:in)
  • Rui Santos - , National University of Singapore (Autor:in)
  • Sidharth Maheshwari - , National University of Singapore (Autor:in)
  • Akash Kumar - , National University of Singapore (Autor:in)

Abstract

Readback scrubbing is considered as an effective mechanism to correct errors in Static-RAM (SRAM)-based Field Programmable Gate Arrays (FPGAs). However, current solutions have a low error correction percentage per unit area overhead. This paper proposes two new error detection/correction mechanisms that combine frame readback scrubbing with error correction codes (ECCs) that are applied in multiple directions, to achieve a high error correction percentage per unit area overhead. Experiments conducted show that the proposed schemes have an excellent error correction percentage (over 99%), especially for multi-bit upsets, while using up to 59.37% lesser area overhead compared with other state-of-the-art.

Details

OriginalspracheEnglisch
Titel2014 24th International Conference on Field Programmable Logic and Applications, FPL 2014
Herausgeber (Verlag)IEEE Xplore
Seitenumfang8
ISBN (elektronisch)9783000446450
PublikationsstatusVeröffentlicht - 16 Okt. 2014
Peer-Review-StatusJa
Extern publiziertJa

Publikationsreihe

ReiheInternational Conference on Field Programmable Logic and Applications (FPL)
ISSN1946-147X

Konferenz

Titel2014 24th International Conference on Field Programmable Logic and Applications
KurztitelFPL 2014
Veranstaltungsnummer24
Dauer1 - 5 September 2014
OrtTechnische Universität München
StadtMünchen
LandDeutschland

Schlagworte

Bibliotheksschlagworte