Flexible memory, bit-passing and mixed logic/ memory operation of two intercoupled FeFET arrays

Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/GutachtenBeitrag in KonferenzbandBeigetragenBegutachtung

Beitragende

  • Evelyn T. Breyer - , Technische Universität Dresden (Autor:in)
  • Halid Mulaosmanovic - , Technische Universität Dresden (Autor:in)
  • Stefan Slesazeck - , Technische Universität Dresden (Autor:in)
  • Thomas Mikolajick - , Professur für Nanoelektronik, Technische Universität Dresden (Autor:in)

Abstract

Recently, memory and logic were brought into closer vicinity by introducing Logic-in-Memory circuits based on ferroelectric FETs (FeFET), where the FeFET not only stores logic values in its ferroelectric layer, but also performs logic operations of externally applied inputs with these internally stored values. As one reason for using these structures is to overcome the von-Neumann bottleneck, their logic readout gained a lot of attention, while the storage of the calculated outputs was neglected. In this paper, we propose to utilize two intercoupled memory arrays for this purpose. Between these, three operation modes are possible: pure memory operation, a passing of bits through the structure (logic mode), and conducting a logic operation in cells of the first memory array, whose result is stored in the cells of the second memory array, directly combining the logic and memory capability of these structures. For the latter, we suggest a suitable operation scheme. Electrical measurements of 28nm HKMG FeFET test structures based on hafnium oxide (HfO2) confirm the feasibility of the proposed logic/memory mixed mode.

Details

OriginalspracheEnglisch
Titel IEEE International Symposium on Circuits and Systems (ISCAS)
Herausgeber (Verlag)IEEE Xplore
ISBN (Print)978-1-7281-3320-1
PublikationsstatusVeröffentlicht - 2020
Peer-Review-StatusJa

Publikationsreihe

ReiheIEEE International Symposium on Circuits and Systems (ISCAS)
ISSN0271-4302

Konferenz

TitelIEEE International Symposium on Circuits and Systems 2020
KurztitelISCAS 2020
Veranstaltungsnummer52
Dauer10 - 21 Oktober 2020
Webseite
Ortonline
StadtVirtual, Online
LandSpanien

Externe IDs

ORCID /0000-0003-3814-0378/work/142256190

Schlagworte

ASJC Scopus Sachgebiete

Schlagwörter

  • Ferroelectric FET (FeFET), Hafnium oxide (HfO2), Logic cascade, Logic-in-Memory (LiM), Memory array