An Outside-Rail Opamp Design Targeting for Future Scaled Transistors
Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/Gutachten › Beitrag in Konferenzband › Beigetragen › Begutachtung
Beitragende
Abstract
An outside-rail output opamp targeting for future scaled MOSFETs is designed and the 3-V-output operation is successfully verified using 1.8-V standard CMOS process. This is the first experimental verification of an outside-rail opamp design which shows area advantage over un-scaled and inside-rail design while keeping signal-to-noise ratio and gain bandwidth constant. The proposed opamp realizes 3-V output swing without gate-oxide stress although implemented in a 1.8-V 0.18-mum standard CMOS process. The chip area is estimated to be 47% of the conventional opamp using a 0.35-mum CMOS and about an order of magnitude smaller compared with the conventional inside-rail 0.18-mum CMOS design due to reduced capacitor area
Details
Originalsprache | Englisch |
---|---|
Titel | 2005 IEEE Asian Solid-State Circuits Conference |
Herausgeber (Verlag) | IEEE |
Seiten | 73-76 |
Seitenumfang | 4 |
ISBN (Print) | 0-7803-9163-2 |
Publikationsstatus | Veröffentlicht - 3 Nov. 2005 |
Peer-Review-Status | Ja |
Konferenz
Titel | 2005 IEEE Asian Solid-State Circuits Conference |
---|---|
Dauer | 1 - 3 November 2005 |
Ort | Hsinchu, Taiwan |
Externe IDs
Scopus | 34250703125 |
---|---|
ORCID | /0000-0002-4152-1203/work/165453386 |
Schlagworte
Schlagwörter
- Analog circuits, Variable structure systems, CMOS process, Signal design, Voltage, MOSFETs, Signal to noise ratio, CMOS technology, Power amplifiers, Radiofrequency amplifiers