A comparison of hardware acceleration interfaces in a customizable soft core processor
Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/Gutachten › Beitrag in Konferenzband › Beigetragen › Begutachtung
Beitragende
Abstract
Due to the continuously decreasing cost of FPGAs, they have become a valid implementation platform for SOCs. Typically, a soft core processor implementation is used to execute the software parts of the SOC. As each system is individually designed for a particular application, the idea is natural to support compute intensive parts of the code through customized hardware acceleration. Two different architectural variants have been proposed for this purpose in SOCs: either as an instruction set extension with specialized pipeline implementation or as a peripheral component that is programmed through memory mapping. In this contribution we analyze the efficiency (speedup related to LUTs) of those two variants.
Details
| Originalsprache | Englisch |
|---|---|
| Titel | Proceedings - 2010 International Conference on Field Programmable Logic and Applications, FPL 2010 |
| Seiten | 469-474 |
| Seitenumfang | 6 |
| ISBN (elektronisch) | 978-1-4244-7843-9 |
| Publikationsstatus | Veröffentlicht - 2010 |
| Peer-Review-Status | Ja |
Publikationsreihe
| Reihe | International Conference on Field Programmable Logic and Applications (FPL) |
|---|---|
| ISSN | 1946-147X |
Konferenz
| Titel | 20th International Conference on Field Programmable Logic and Applications, FPL 2010 |
|---|---|
| Dauer | 31 August - 2 September 2010 |
| Stadt | Milano |
| Land | Italien |