A 1-V input, 0.2-V to 0.47-V output switched-capacitor DC-DC converter with pulse density and width modulation (PDWM) for 57% ripple reduction
Publikation: Beitrag in Buch/Konferenzbericht/Sammelband/Gutachten › Beitrag in Konferenzband › Beigetragen › Begutachtung
Beitragende
Abstract
To effectively reduce output ripple of switched-capacitor DC-DC converters which generate variable output voltages, a novel feedback control scheme is presented. The proposed scheme uses pulse density and width modulation (PDWM) to reduce the output ripple with low output voltage. The prototype chip was implemented using 65nm CMOS process. The switched-capacitor DC-DC converter has 0.2-V to 0.47-V output voltage and delivers 0.25-mA to 10-mA output current from a 1-V input supply with a peak efficiency of 87%. Compared with the conventional pulse density modulation (PDM), the proposed switched-capacitor DC-DC converter with PDWM reduces the output ripple by 57% in the low output voltage region with the efficiency penalty of 2%.
Details
Originalsprache | Englisch |
---|---|
Titel | 2010 IEEE Asian Solid-State Circuits Conference |
Herausgeber (Verlag) | IEEE |
Seiten | 1-4 |
Seitenumfang | 4 |
ISBN (Print) | 978-1-4244-8298-6 |
Publikationsstatus | Veröffentlicht - 10 Nov. 2010 |
Peer-Review-Status | Ja |
Konferenz
Titel | 2010 IEEE Asian Solid-State Circuits Conference |
---|---|
Dauer | 8 - 10 November 2010 |
Ort | Beijing, China |
Externe IDs
Scopus | 79952857246 |
---|---|
ORCID | /0000-0002-4152-1203/work/165453409 |
Schlagworte
Schlagwörter
- Converters, Switches, Clocks, Capacitors, Switching circuits, Voltage measurement, Current measurement